ATM multiplexers and output port controllers with distributed control and flexible queueing disciplines

K. L. Eddie, A. Leon-Garcia

Research output: Contribution to journalConference articlepeer-review

3 Citations (Scopus)

Abstract

In this paper, we present a novel design concept for constructing high-speed output port controllers for ATM switches, and statistical multiplexers. The newly proposed concept provides an external framework in which the internal hardware designs can be modified to achieve a specific quality of service. Two distributed control designs are provided, namely the fully shared buffer and partially shared buffer architectures. The fully shared buffer architecture can provide the push-out mechanism or complete buffer sharing queueing discipline which gives the best loss and delay performances for incoming cell stream with static priority.

Original languageEnglish
Pages (from-to)663-670
Number of pages8
JournalProceedings - IEEE INFOCOM
Volume2
Publication statusPublished - 1996
Externally publishedYes
EventProceedings of the 1996 15th Annual Joint Conference of the IEEE Computer and Communications Societies, INFOCOM'96. Part 1 (of 3) - San Francisco, CA, USA
Duration: 24 Mar 199628 Mar 1996

Fingerprint

Dive into the research topics of 'ATM multiplexers and output port controllers with distributed control and flexible queueing disciplines'. Together they form a unique fingerprint.

Cite this