Abstract
This paper proposes a computer-automated synthesis of SC decimators with a high decimating factor based on the statistical approach of the program (ISCMRATE). This methodology is implemented based on multi-decimation building blocks, such as externally cascaded, internally cascaded or ladder structures and polyphase input networks. The design criteria are given to obtain and evaluate the performance of the corresponding resulting circuits. A design example of a 7th order SC lowpass elliptic decimator with M = 10 is given to illustrate the above proposed methodology.
Original language | English |
---|---|
Pages (from-to) | 681-685 |
Number of pages | 5 |
Journal | IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation |
Publication status | Published - 1999 |
Event | 1999 IEEE Workshop on SiGNAL Processing Systems (SiPS 99): 'Design and Implementation' - Taipei, Taiwan Duration: 20 Oct 1999 → 22 Oct 1999 |