A low power frequency synthesizer for 60-GHz wireless personal area networks

Nawreen Khan, Masum Hossain, K. L.Eddie Law

研究成果: Article同行評審

6 引文 斯高帕斯(Scopus)

摘要

In this brief, a 60-GHz frequency synthesizer for wireless personal area networks is designed using 0.13- μm CMOS technology. The synthesizer operates at 60 GHz with phase noises of -98, -117, and -128 dBc/Hz at 1-, 10-, and 40-MHz frequency offsets, respectively. The 60-GHz clock is generated by combining a phase-locked loop (PLL) and an injection-locked oscillator. The PLL provides frequency tuning of the 60-GHz voltage-controlled oscillator (VCO) using replica tuning. A pulse train is generated using a novel passive delay-locked loop and a CMOS pulse generator. This pulse train is then used for filtering the phase noise of 60-GHz VCO up to a high offset frequency. The total power consumption of the frequency synthesizer is 57 mW with a 1.2-V power supply.

原文English
文章編號6033058
頁(從 - 到)622-626
頁數5
期刊IEEE Transactions on Circuits and Systems II: Express Briefs
58
發行號10
DOIs
出版狀態Published - 10月 2011
對外發佈

指紋

深入研究「A low power frequency synthesizer for 60-GHz wireless personal area networks」主題。共同形成了獨特的指紋。

引用此