跳至主導覽 跳至搜尋 跳過主要內容

Interactive SC multirate compiler applied to multistage decimator design

研究成果: Article同行評審

5 引文 斯高帕斯(Scopus)

摘要

This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from frequency specifications to building block implementation, here applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for design of a specific stage. A design example of a 7th order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area.

原文English
頁(從 - 到)III-185-III-188
期刊Proceedings - IEEE International Symposium on Circuits and Systems
3
DOIs
出版狀態Published - 2000

指紋

深入研究「Interactive SC multirate compiler applied to multistage decimator design」主題。共同形成了獨特的指紋。

引用此